## **Lesson Plan**

| Name of the Faculty  | : | Ms. Sucheta                  |
|----------------------|---|------------------------------|
| Discipline           | : | Computer Engg.               |
| Semester             | : | 4th                          |
| Subject              | : | MPD                          |
| Lesson plan duration | : | 06 March 2023 to 23 june2023 |

| Week            | The                                                   |                                                                                      | Practical        |                                                                                          |  |
|-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------|--|
|                 | Lecture<br>Day                                        | Topic (including assignment / test)                                                  | Practical<br>Day | Торіс                                                                                    |  |
|                 | 1st                                                   | Introduction to Micro- Processor,<br>historicalback ground of MP & its<br>evoluation | 1 <sup>st</sup>  | Introduction to<br>Microprocessor, how<br>Microprocessor works<br>and its features.      |  |
| 1 <sup>st</sup> | 2nd                                                   | Org. of Micro Computer & its variousBlocks                                           |                  |                                                                                          |  |
|                 | 3rd                                                   | Microprocessor and function of its variousblocks                                     |                  |                                                                                          |  |
|                 | 1st Various application of MP & its impa<br>onsociety | Various application of MP & its impact onsociety                                     | 2 <sup>nd</sup>  | Familiarization of<br>different Keys of 8085<br>microprocessor kit and<br>its memory map |  |
| 2 <sup>nd</sup> | 2nd                                                   | Introduction to system bus, bus org. of 8085                                         |                  |                                                                                          |  |
|                 | 3rd                                                   | Block diagram of 8085 & its<br>blocks/IstAssignment                                  |                  |                                                                                          |  |
| 3 <sup>rd</sup> | 1st                                                   | Functions of various blocks of 8085                                                  | 3 <sup>rd</sup>  | Steps to enter, modify data/program and to                                               |  |
|                 | 2nd                                                   | Pin Layout of 8085                                                                   |                  | execute a program on 8085 kit                                                            |  |
|                 | 3rd                                                   | Details of various pins and related signals of 8085                                  |                  |                                                                                          |  |
|                 | 1st                                                   | Various multiplexed pins of 8085                                                     | ∆th              | Writing and execution of                                                                 |  |
| ⊿th             | 2nd                                                   | Demultiplexing of address                                                            | ]                | ALP for addition and                                                                     |  |

|                 | 3rd | Data bus ,Generation of RD/WR control            |                 | sub station of two 8 bit  |
|-----------------|-----|--------------------------------------------------|-----------------|---------------------------|
|                 |     | Signals, Steps to execute a stored               |                 | numbers                   |
|                 |     | programme                                        |                 |                           |
|                 | 1st | Various level of programming: M/C level          | 5 <sup>th</sup> | Writing and execution of  |
|                 |     | programming, assembly level prog, high           |                 | ALP for multiplication    |
|                 |     | level programming instruction): 1- byte          |                 | and division of two 8 bit |
| 5 <sup>th</sup> |     | instuction, 2- byte inst, 3-byte instruction,    |                 | numbers                   |
|                 | 2nd | Introduction to Instruction Cycle,               |                 |                           |
|                 |     | Instruction cycle, M/C cycle, T-state            |                 |                           |
|                 | 3rd | Fetch & execution cycle: various steps to        |                 |                           |
|                 |     | fetch & execute an instruction                   |                 |                           |
|                 | 1st | Timing diagram for opcode fetch                  | 6 <sup>th</sup> | Writing and execution of  |
|                 |     | operation , memory read operation                |                 | ALP for arranging 10      |
| 6 <sup>th</sup> | 2nd | Timing diagram for memory write                  |                 | numbers in ascending      |
| Ū               |     | operation                                        |                 | /descending order         |
|                 | 3rd | Timing diagram for I/O Read, I/O Write           |                 |                           |
|                 |     | operation, Memory read & memory write            |                 |                           |
|                 |     | operation of                                     |                 |                           |
|                 |     | processor                                        |                 |                           |
|                 | 1st | Introduction to machine & assembly               | 7 <sup>th</sup> | Writing and execution of  |
|                 |     | language                                         | _               | ALP for 0 to 9 BCD        |
|                 | 2nd | M/C & assembly languages, M/C code &             |                 | counters(up/down          |
| 7 <sup>th</sup> |     | mnemonics codes                                  | _               | counter according to      |
|                 | 3rd | Instruction format: opcode, operend, 1-          |                 | choice stored in          |
|                 |     | byte inst, 2- byte inst, 3-byte instruction,     |                 | memory)                   |
|                 |     | Introduction to Addressing Modes/2 <sup>nd</sup> |                 |                           |
|                 |     | Assignment                                       |                 |                           |
|                 | 1st | Addressing modes: identification of              | 8 <sup>th</sup> | Interfacing exercise on   |
|                 |     | instruction( to which addressing mode            |                 | 8255 like LED display     |
| 8 <sup>th</sup> |     | they belong)                                     |                 | control                   |
|                 | 2nd | Introduction to instruction set&                 |                 |                           |
|                 |     | introduction to various Groups                   |                 |                           |
|                 | 3rd |                                                  |                 |                           |
|                 |     | Data transfer group of Instr                     |                 |                           |
|                 | 1st | Arithmetic group of inst.                        | 9 <sup>th</sup> | Interfacing exercise on   |
|                 | 2nd | Logic group, stack group of instr.               |                 | 8253 Programmable         |
| Qth             | 3rd | I/O & memory control group of                    | 7               | interval timer            |
|                 |     | instruction, Programming                         |                 |                           |
|                 |     | exercise of AssemblyLanguage                     |                 |                           |

| 10 <sup>th</sup>   | 1st | Introduction to storing elements,<br>Memories                                                                       | 10 <sup>th</sup> | Interfacing exercise on<br>8253 Programmable<br>interval timer                   |
|--------------------|-----|---------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------|
|                    | 2nd | Concept of various signals/pins of memory<br>Devices                                                                | -                |                                                                                  |
|                    | 3rd | Basic concept of memory mapping & its techniques                                                                    | -                |                                                                                  |
|                    | 1st | Partitioning of total memory space,<br>Introduction to Address Decoding                                             | 11 <sup>th</sup> | Interfacing exercise on 8279 programmable                                        |
| 11 <sup>th</sup>   | 2nd | Address decoding, need of Decoder                                                                                   |                  | KB/display interface like                                                        |
| -                  | 3rd | Address decoding by using NAND gate decoder & 2 : 4 line decoder                                                    |                  | to display the hexcode of key pressed on display                                 |
|                    | 1st | Address decoding by using 3 : 8 line<br>decoder & PROM Decoder                                                      | 12 <sup>th</sup> |                                                                                  |
| 12 <sup>th</sup> 2 | 2nd | Peripheral mapped I/O & Memory<br>mapped I/O Scheme                                                                 | -                | Revision                                                                         |
|                    | 3rd | Difference between Peripheral mapped<br>I/O & Memory mapped I/O Scheme,<br>Interfacing of memory mapped I/O devices |                  |                                                                                  |
|                    | 1st | Introduction to Interrupts: Maskable&<br>non- maskable interrupt, Edge triggered &                                  |                  | Interfacing exercise on                                                          |
| 13 <sup>th</sup>   | 2nd | Various H/W interrupt, S/W Interrupt,                                                                               | 13 <sup>th</sup> | KB/display interface like<br>to display the hexcode of<br>key pressed on display |
|                    | 3rd | Servicing interrupts, extending interrupt                                                                           |                  |                                                                                  |
|                    | 1st | Programmed I/O operation, overview of data transfer Schemes                                                         | 14 <sup>th</sup> |                                                                                  |
| 14 <sup>th</sup>   | 2nd | Sync. Data transfer , Asyn data transfer<br>(hand-shaking schemes)                                                  |                  | Revision                                                                         |
|                    | 3rd | Interrupt driven data transfer schemes,<br>Introduction to DMA/3 <sup>rd</sup> Assignment                           |                  |                                                                                  |
| 15 <sup>th</sup>   | 1st | DMA data transfer schemes, serial I/P<br>data, serial O/P data                                                      | a Eth            | Use of 8085 emulator for hardware testing                                        |
|                    | 2nd | Introduction to peripheral devices, 8255<br>PPI                                                                     | 15               |                                                                                  |
|                    | 3rd | 8253 pit controller, basics of direct memory access                                                                 |                  |                                                                                  |
|                    | 1st | DMA operation & 8257 DMA controller                                                                                 | 16 <sup>th</sup> | Revision                                                                         |
| 16 <sup>th</sup>   |     |                                                                                                                     |                  |                                                                                  |

| 2n  | nd | 8237 DMA controller and its operation |  |
|-----|----|---------------------------------------|--|
| 3rc | ď  | Introduction to 8279 programmable KB  |  |
|     |    | controller& its pin layout, 8251      |  |
|     |    | Communication Interface Adapter       |  |